# 74ABT125 Quad buffer; 3-state Rev. 3 — 29 April 2008 **Product data sheet** # 1. General description The 74ABT125 high-performance BiCMOS device combines low static and dynamic power dissipation with high speed and high output drive. The 74ABT125 device is a quad buffer that is ideal for driving bus lines. The device features four Output Enables ( $\overline{10E}$ , $\overline{20E}$ , $\overline{30E}$ , $\overline{40E}$ ), each controlling one of the 3-state outputs. #### 2. Features - Quad bus interface - 3-state buffers - Live insertion and extraction permitted - Output capability: HIGH –32 mA; LOW +64 mA - Power-up 3-state - inputs are disabled during 3-state mode - Latch-up protection exceeds 500 mA per JESD78 class II level A - ESD protection: - ◆ HBM JESD22-A114E exceeds 2000 V - MM JESD22-A115-A exceeds 200 V # 3. Ordering information Table 1. Ordering information | Type number | Package | | | | | | | | | |-------------|-------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|--| | | Temperature range | Name | Description | Version | | | | | | | 74ABT125N | –40 °C to +85 °C | DIP14 | plastic dual in-line package; 14 leads (300 mil) | SOT27-1 | | | | | | | 74ABT125D | –40 °C to +85 °C | SO14 | plastic small outline package; 14 leads; body width 3.9 mm | SOT108-1 | | | | | | | 74ABT125DB | –40 °C to +85 °C | SSOP14 | plastic shrink small outline package; 14 leads;<br>body width 5.3 mm | SOT337-1 | | | | | | | 74ABT125PW | –40 °C to +85 °C | TSSOP14 | plastic thin shrink small outline package; 14 leads; body width 4.4 mm | SOT402-1 | | | | | | | 74ABT125BQ | –40 °C to +85 °C | DHVQFN14 | plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 14 terminals; body $2.5\times3\times0.85$ mm | SOT762-1 | | | | | | Quad buffer; 3-state # 4. Functional diagram # 5. Pinning information ### 5.1 Pinning ### 5.2 Pin description Table 2. Pin description | Symbol | Pin | Description | |------------------------------------|--------------|----------------------------------| | 1 <del>OE</del> to 4 <del>OE</del> | 1, 4, 10, 13 | output enable input (active LOW) | | 1A to 4A | 2, 5, 9, 12 | data input | | 1Y to 4Y | 3, 6, 8, 11 | data output | | GND | 7 | ground (0 V) | | $V_{CC}$ | 14 | supply voltage | Quad buffer; 3-state © NXP B.V. 2008. All rights reserved. # 6. Functional description Table 3. Function selection[1] | Inputs<br>nOE | Output | | |---------------|--------|----| | nOE | nA | nY | | L | L | L | | L | Н | Н | | Н | X | Z | <sup>[1]</sup> H = HIGH voltage level; L = LOW voltage level; X = don't care; Z = high-impedance OFF-state. # 7. Limiting values Table 4. Limiting values[1] In accordance with the Absolute Maximum Rating System (IEC 60134). | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------|-------------------------|---------------------------------------------------------------------|--------------|------|------| | $V_{CC}$ | supply voltage | | -0.5 | +7.0 | V | | $V_{I}$ | input voltage | | -1.2 | +7.0 | V | | $V_{O}$ | output voltage | output in OFF-state or HIGH-state | -0.5 | +5.5 | V | | I <sub>IK</sub> | input clamping current | V <sub>I</sub> < 0 V | -18 | - | mA | | $I_{OK}$ | output clamping current | V <sub>O</sub> < 0 V | -50 | - | mA | | $I_{O}$ | output current | output in LOW-state | - | 128 | mA | | $T_j$ | junction temperature | | [2] _ | 150 | °C | | $T_{stg}$ | storage temperature | | -65 | +150 | °C | | P <sub>tot</sub> | total power dissipation | $T_{amb} = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}$ | <u>[3]</u> _ | 500 | mW | <sup>[1]</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed. # 8. Recommended operating conditions Table 5. Operating conditions Voltages are referenced to GND (ground = 0 V). | Parameter | Conditions | Min | Max | Unit | |-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | supply voltage | | 4.5 | 5.5 | V | | input voltage | | 0 | $V_{CC}$ | V | | HIGH-level input voltage | | 2.0 | - | V | | LOW-level Input voltage | | - | 0.8 | V | | HIGH-level output current | | -32 | - | mA | | LOW-level output current | | - | 64 | mA | | input transition rise and fall rate | | - | 10 | ns/V | | ambient temperature | in free air | -40 | +85 | °C | | | supply voltage input voltage HIGH-level input voltage LOW-level Input voltage HIGH-level output current LOW-level output current input transition rise and fall rate | supply voltage input voltage HIGH-level input voltage LOW-level Input voltage HIGH-level output current LOW-level output current input transition rise and fall rate | supply voltage 4.5 input voltage 0 HIGH-level input voltage 2.0 LOW-level Input voltage - HIGH-level output current -32 LOW-level output current - input transition rise and fall rate - | supply voltage 4.5 5.5 input voltage 0 V <sub>CC</sub> HIGH-level input voltage 2.0 - LOW-level Input voltage - 0.8 HIGH-level output current -32 - LOW-level output current - 64 input transition rise and fall rate - 10 | <sup>[2]</sup> The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. <sup>[3]</sup> For SO14 packages: above 70 °C derate linearly with 8 mW/K. For SSOP14 and TSSOP20 packages: above 60 °C derate linearly with 5.5 mW/K. For DHVQFN14 packages: above 60 °C derate linearly with 4.5 mW/K. Quad buffer; 3-state # 9. Static characteristics Table 6. Static characteristics | Table 6. | Static characteristics | | | | | | | | | | |-----------------------|------------------------------------|------------------------------------------------------------------------------------------------------|------------|-------|-------|------|----------|------|----|--| | Symbol | Parameter | Conditions | | 25 °C | | | –40 °C 1 | Unit | | | | | | | | Min | Тур | Max | Min | Max | | | | $V_{IK}$ | input clamping voltage | $V_{CC} = 4.5 \text{ V}; I_{IK} = -18 \text{ mA}$ | | - | -0.9 | -1.2 | - | -1.2 | V | | | V <sub>OH</sub> | HIGH-level output | $V_I = V_{IL}$ or $V_{IH}$ | | | | | | | | | | | voltage | $V_{CC} = 4.5 \text{ V}; I_{OH} = -3 \text{ mA}$ | | 2.5 | 2.9 | - | 2.5 | - | V | | | | | $V_{CC} = 5.0 \text{ V}; I_{OH} = -3 \text{ mA}$ | | 3.0 | 3.4 | - | 3.0 | - | V | | | | | $V_{CC} = 4.5 \text{ V}; I_{OH} = -32 \text{ mA}$ | | 2.0 | 2.4 | - | 2.0 | - | V | | | V <sub>OL</sub> | LOW-level output voltage | $V_{CC}$ = 4.5 V; $I_{OL}$ = 64 mA;<br>$V_I$ = $V_{IL}$ or $V_{IH}$ | | - | 0.35 | 0.55 | - | 0.55 | V | | | l <sub>l</sub> | input leakage current | $V_{CC} = 5.5 \text{ V}; V_I = \text{GND or } 5.5 \text{ V}$ | | - | ±0.01 | ±1.0 | - | ±1.0 | μΑ | | | l <sub>OFF</sub> | power-off leakage current | $V_{CC} = 0.0 \text{ V}; V_1 \text{ or } V_O \le 4.5 \text{ V}$ | | - | ±5.0 | ±100 | - | ±100 | μΑ | | | I <sub>O(pu/pd)</sub> | power-up/power-down output current | $V_{CC}$ = 2.1 V; $V_{O}$ = 0.5 V;<br>$V_{I}$ = GND or $V_{CC}$ ; $\overline{OE}$ = don't care | <u>[1]</u> | - | ±5.0 | ±50 | - | ±50 | μΑ | | | l <sub>OZ</sub> | OFF-state output | $V_{CC}$ = 5.5 V; $V_I$ = $V_{IL}$ or $V_{IH}$ | | | | | | | | | | | current | V <sub>O</sub> = 2.7 V | | - | 1.0 | 50 | - | 50 | μΑ | | | | | V <sub>O</sub> = 0.5 V | | - | -1.0 | -50 | - | -50 | μΑ | | | I <sub>LO</sub> | output leakage current | HIGH-state; $V_O = 5.5 \text{ V}$ ;<br>$V_{CC} = 5.5 \text{ V}$ ; $V_I = \text{GND or } V_{CC}$ | | - | 5.0 | 50 | - | 50 | μΑ | | | lo | output current | $V_{CC} = 5.5 \text{ V}; V_O = 2.5 \text{ V}$ | [2] | -50 | -100 | -180 | -50 | -180 | mΑ | | | I <sub>CC</sub> | supply current | $V_{CC}$ = 5.5 V; $V_I$ = GND or $V_{CC}$ | | | | | | | | | | | | outputs HIGH-state | | - | 65 | 250 | - | 250 | μΑ | | | | | outputs LOW-state | | - | 12 | 15 | - | 30 | mΑ | | | | | outputs disabled | | - | 65 | 250 | - | 50 | μΑ | | | $\Delta I_{CC}$ | additional supply current | per control pin; $V_{CC}$ = 5.5 V;<br>one control input at 3.4 V, other<br>inputs at $V_{CC}$ or GND | [3] | | | | | | | | | | | outputs enabled | | - | 0.5 | 1.5 | - | 1.5 | mΑ | | | | | outputs disabled | | - | 50 | 250 | - | 250 | mΑ | | | | | one enable input at 3.4 V and other inputs at $V_{CC}$ or GND; outputs disabled | | - | 0.5 | 1.5 | - | 1.5 | mA | | | Cı | input capacitance | $V_I = 0 \text{ V or } V_{CC}$ | | - | 4 | - | - | - | pF | | | Co | output capacitance | outputs disabled; $V_O = 0 \text{ V or } V_{CC}$ | | - | 7 | - | - | - | pF | | | | | | | | | | | | | | <sup>[1]</sup> This parameter is valid for any $V_{CC}$ between 0 V and 2.1 V, with a transition time of up to 10 ms. From $V_{CC}$ = 2.1 V to $V_{CC}$ = 5 V $\pm$ 10 %, a transition time of up to 100 ms is permitted. <sup>[2]</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed one second. <sup>[3]</sup> This is the increase in supply current for each input at 3.4 V. Quad buffer; 3-state # 10. Dynamic characteristics **Table 7. Dynamic characteristics** *GND = 0 V. For test circuit, see Figure 8.* | Symbol | Parameter | Conditions | 25 °C | ; V <sub>CC</sub> = | 5.0 V | -40 °C to | Unit | | |------------------|-------------------------------------|-------------------------|-------|---------------------|-------|-----------|------|----| | | | | | Тур | Max | Min | Max | | | t <sub>PLH</sub> | LOW to HIGH propagation delay | nA to nY, see Figure 6 | 1.0 | 2.8 | 4.1 | 1.0 | 4.6 | ns | | t <sub>PHL</sub> | HIGH to LOW propagation delay | nA to nY; see Figure 6 | 1.0 | 3.1 | 4.6 | 1.0 | 4.9 | ns | | t <sub>PZH</sub> | OFF-state to HIGH propagation delay | nOE to nY; see Figure 7 | 1.0 | 3.2 | 5.0 | 1.0 | 5.9 | ns | | t <sub>PZL</sub> | OFF-state to LOW propagation delay | nOE to nY; see Figure 7 | 1.0 | 4.2 | 6.2 | 1.0 | 6.8 | ns | | t <sub>PHZ</sub> | HIGH to OFF-state propagation delay | nOE to nY; see Figure 7 | 1.0 | 4.1 | 5.4 | 1.0 | 6.2 | ns | | t <sub>PLZ</sub> | LOW to OFF-state propagation delay | nOE to nY; see Figure 7 | 1.5 | 2.8 | 5.0 | 1.5 | 5.5 | ns | # 11. Waveforms Fig 6. Propagation delay input (nA) to output (nY) Quad buffer; 3-state Table 8. Measurement points | Input | | Output | | | | | |-------------------------------|-------|-------------------------|-------------------------|--|--|--| | V <sub>I</sub> V <sub>M</sub> | | V <sub>X</sub> | V <sub>Y</sub> | | | | | 3.0 V | 1.5 V | V <sub>OL</sub> + 0.3 V | V <sub>OH</sub> – 0.3 V | | | | Table 9. Test data | Input | Load | | V <sub>EXT</sub> | | | | | | |---------------------------------|----------------|---------------------------------|------------------|-------------------------------------|-----------------------|--|--|--| | t <sub>r</sub> , t <sub>f</sub> | C <sub>L</sub> | C <sub>L</sub> R <sub>L</sub> 1 | | t <sub>PZH</sub> , t <sub>PHZ</sub> | $t_{PZL}$ , $t_{PLZ}$ | | | | | ≤ 2.5 ns | 50 pF | 500 Ω | open | open | 7.0 V | | | | # 12. Package outline DIP14: plastic dual in-line package; 14 leads (300 mil) SOT27-1 | UNI | Γ A max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b | b <sub>1</sub> | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | e <sub>1</sub> | L | ME | Мн | w | Z <sup>(1)</sup><br>max. | |-------|----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|--------------|--------------|-------|--------------------------| | mm | 4.2 | 0.51 | 3.2 | 1.73<br>1.13 | 0.53<br>0.38 | 0.36<br>0.23 | 19.50<br>18.55 | 6.48<br>6.20 | 2.54 | 7.62 | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3 | 0.254 | 2.2 | | inche | s 0.17 | 0.02 | 0.13 | 0.068<br>0.044 | 0.021<br>0.015 | 0.014<br>0.009 | 0.77<br>0.73 | 0.26<br>0.24 | 0.1 | 0.3 | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33 | 0.01 | 0.087 | #### Note 1. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included. | OUTLINE | | REFER | ENCES | EUROPEAN | ISSUE DATE | |---------|--------|--------|-----------|------------|---------------------------------| | VERSION | IEC | JEDEC | JEITA | PROJECTION | ISSUE DATE | | SOT27-1 | 050G04 | MO-001 | SC-501-14 | | <del>99-12-27</del><br>03-02-13 | | | • | | | | | Fig 9. Package outline SOT27-1 (DIP14) ### SO14: plastic small outline package; 14 leads; body width 3.9 mm SOT108-1 #### Note 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ICCUIT DATE | | | | |----------|--------|--------|----------|-------------|------------|---------------------------------|--| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | | SOT108-1 | 076E06 | MS-012 | | | | <del>99-12-27</del><br>03-02-19 | | Fig 10. Package outline SOT108-1 (SO14) SSOP14: plastic shrink small outline package; 14 leads; body width 5.3 mm SOT337-1 | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | HE | L | Lp | Q | v | w | у | Z <sup>(1)</sup> | θ | |------|-----------|----------------|----------------|----------------|--------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------| | mm | 2 | 0.21<br>0.05 | 1.80<br>1.65 | 0.25 | 0.38<br>0.25 | 0.20<br>0.09 | 6.4<br>6.0 | 5.4<br>5.2 | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 1.4<br>0.9 | 8°<br>0° | #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | | |----------|-----|--------|----------|------------|------------|---------------------------------|--| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | 1330E DATE | | | SOT337-1 | | MO-150 | | | | <del>99-12-27</del><br>03-02-19 | | | | | | | | | | | Fig 11. Package outline SOT337-1 (SSOP14) TSSOP14: plastic thin shrink small outline package; 14 leads; body width 4.4 mm SOT402-1 | U | TIN | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E (2) | е | HE | L | Lp | Q | v | w | у | Z <sup>(1)</sup> | θ | |---|-----|-----------|----------------|----------------|----------------|--------------|------------|------------------|------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------| | m | nm | 1.1 | 0.15<br>0.05 | 0.95<br>0.80 | 0.25 | 0.30<br>0.19 | 0.2<br>0.1 | 5.1<br>4.9 | 4.5<br>4.3 | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.72<br>0.38 | 8°<br>0° | - 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. - 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | | |----------|-----|--------|----------|------------|------------|-----------------------------------|--| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | | SOT402-1 | | MO-153 | | | | <del>-99-12-27-</del><br>03-02-18 | | Fig 12. Package outline SOT402-1 (TSSOP14) DHVQFN14: plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 14 terminals; body 2.5 x 3 x 0.85 mm SOT762-1 Fig 13. Package outline SOT762-1 (DHVQFN14) Quad buffer; 3-state # 13. Abbreviations #### Table 10. Abbreviations | Acronym | Description | |---------|-------------------------| | BiCMOS | BlpolarCMOS | | DUT | Device Under Test | | ESD | ElectroStatic Discharge | | HBM | Human Body Model | | MM | Machine Model | # 14. Revision history ### Table 11. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | | | | | | | |----------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------|------------|--|--|--|--|--|--| | 74ABT125_3 | 20080429 | Product data sheet | - | 74ABT125_2 | | | | | | | | Modifications: | <ul> <li>The format of this data sheet has been redesigned to comply with the new identity<br/>guidelines of NXP Semiconductors.</li> </ul> | | | | | | | | | | | | <ul> <li>Legal texts have been adapted to the new company name where appropriate.</li> </ul> | | | | | | | | | | | | Pins renamed throughout the data sheet. | | | | | | | | | | | | <ul> <li>Package DHVQFN14 added to <u>Section 3 "Ordering information"</u> and <u>Section 12 "Package outline"</u>.</li> </ul> | | | | | | | | | | | | • Figure 3 "L | • Figure 3 "Logic diagram (one buffer)" added to Section 4 "Functional diagram". | | | | | | | | | | | • Table 8 "M | <ul> <li>Table 8 "Measurement points" and Table 9 "Test data" added.</li> </ul> | | | | | | | | | | | <ul><li>Figure 8 "T</li></ul> | Figure 8 "Test setup for switching times" updated. | | | | | | | | | | | Section 13 | "Abbreviations" added. | | | | | | | | | | 74ABT125_2 | 19980116 | Product specification | - | 74ABT125_1 | | | | | | | | 74ABT125_1 | 19960305 | - | - | - | | | | | | | | | | | | | | | | | | | Quad buffer; 3-state # 15. Legal information #### 15.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>. #### 15.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. #### 15.3 Disclaimers **General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. **Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. #### 15.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. #### 16. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Quad buffer; 3-state # 17. Contents | 1 | General description 1 | |------|------------------------------------| | 2 | Features | | 3 | Ordering information | | 4 | Functional diagram 2 | | 5 | Pinning information | | 5.1 | Pinning | | 5.2 | Pin description 2 | | 6 | Functional description 3 | | 7 | Limiting values 3 | | 8 | Recommended operating conditions 3 | | 9 | Static characteristics 4 | | 10 | Dynamic characteristics 5 | | 11 | Waveforms | | 12 | Package outline | | 13 | Abbreviations | | 14 | Revision history | | 15 | Legal information | | 15.1 | Data sheet status | | 15.2 | Definitions | | 15.3 | Disclaimers | | 15.4 | Trademarks13 | | 16 | Contact information | | 17 | Contents | | | | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.